**DYNAMIC ENGINEERING** 

150 DuBois, Suite C Santa Cruz, CA 95060 (831) 457-8891 **Fax** (831) 457-4793 <u>http://www.dyneng.com</u> <u>sales@dyneng.com</u> Est. 1988

# Pci3lp, Pci5lp, Pc104plp, Pc104p4lp, cPci2lp, cPci4lp and PcieCar

# IndustryPack Carrier Device Drivers

## **WDF Driver Documentation**

## **Developed with Windows Driver Foundation Ver1.9**

**Revision A** 

Corresponding Hardware:

| PCI3IP    | 10-1999-0404 | Revision D        | Firmware: Revision G |
|-----------|--------------|-------------------|----------------------|
| PCI5IP    | 10-2002-0306 | Revision F        | Firmware: Revision F |
| cPCI2IP   | 10-2002-0805 | Revision E        | Firmware: Revision E |
| cPCI4IP   | 10-2004-0903 | Revision C        | Firmware: Revision B |
| PC104pIP  | 10-2005-0401 | Revision A        | Firmware: Revision A |
| PC104p4IP | 10-2003-0503 | Revision C        | Firmware: Revision B |
| PCIe3IP   | 10-2014-0202 | <b>Revision B</b> | Firmware: Revision A |

PCIe5IP 10-2015-1601 Revision A Firmware: Revision A

#### Pci3lp, Pci5lp, cPci2lp, cPci4lp, Pc104plp, Pc104p4lp, PcieCar WDF Device/Bus Drivers for PCI/PCIe based IndustryPack Module Carriers from Dynamic Engineering

Dynamic Engineering 150 DuBois, Suite C Santa Cruz, CA 95060 831-457-8891 831-457-4793 FAX

©2016 by Dynamic Engineering. Trademarks and registered trademarks are owned by their respective manufacturers. Manual Revision A. Revised June 9, 2016. This document contains information of proprietary interest to Dynamic Engineering. It has been supplied in confidence and the recipient, by accepting this material, agrees that the subject matter will not be copied or reproduced, in whole or in part, nor its contents revealed in any manner or to any person except to meet the purpose for which it was delivered.

Dynamic Engineering has made every effort to ensure that this manual is accurate and complete. Still, the company reserves the right to make improvements or changes in the product described in this document at any time and without notice. Furthermore, Dynamic Engineering assumes no liability arising out of the application or use of the device described herein.

The electronic equipment described herein generates, uses, and can radiate radio frequency energy. Operation of this equipment in a residential area is likely to cause radio interference, in which case the user, at his own expense, will be required to take whatever measures may be required to correct the interference.

Dynamic Engineering products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of Dynamic Engineering.

This product has been designed to operate with IP Module carriers and compatible user-provided equipment. Connection of incompatible hardware is likely to cause serious damage.



# Table of Contents

| Introduction                                                                                                                                                                                                                                                                                                                                                                                   | 5                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| Notes                                                                                                                                                                                                                                                                                                                                                                                          | 5                                                                      |
| Driver Installation<br>Note                                                                                                                                                                                                                                                                                                                                                                    | <b>6</b><br>6                                                          |
| Windows 7 Installation                                                                                                                                                                                                                                                                                                                                                                         | 6                                                                      |
| Driver Startup                                                                                                                                                                                                                                                                                                                                                                                 | 7                                                                      |
| IO Controls<br>IOCTL_CARRIERNAME_GET_INFO<br>IOCTL_CARRIERNAME_GET_SW_ID<br>IOCTL_CARRIERNAME_GET_CONFIG<br>IOCTL_CARRIERNAME_GET_CONFIG<br>IOCTL_CARRIERNAME_GET_INT_STATUS<br>IOCTL_CARRIERNAME_REGISTER_EVENT<br>IOCTL_CARRIERNAME_FORCE_INTERRUPT<br>IOCTL_CARRIERNAME_READ_ID_PROM<br>IOCTL_CARRIERNAME_RESET_ALL_IPS<br>IOCTL_CARRIERNAME_REINIT_IPS<br>IOCTL_CARRIERNAME_GET_ISR_STATUS | 8<br>8<br>9<br>9<br>10<br>13<br>13<br>13<br>13<br>13<br>13<br>14<br>14 |
| WARRANTY AND REPAIR                                                                                                                                                                                                                                                                                                                                                                            | 15                                                                     |
| Service Policy<br>Support                                                                                                                                                                                                                                                                                                                                                                      | <b>15</b><br>15                                                        |
| For Service Contact:                                                                                                                                                                                                                                                                                                                                                                           | 15                                                                     |



#### Introduction

Pci3lp, Pci5lp, cPci2lp, cPci4lp, Pc104plp, Pc104p4lp and PcieCar are Win7 device drivers for their respective PCI/PCIe based Industry-Pack (IP) module carriers from Dynamic Engineering. These drivers were developed with the Windows Driver Foundation version 1.9 (WDF) from Microsoft, specifically the Kernel-Mode Driver Framework (KMDF).

Each carrier can hold 1-5 IP modules (corresponding to the number preceding the Ip designation). When a carrier board is recognized by the system, it will start the appropriate carrier driver, which creates an IP bus to communicate with the IP modules. The carrier driver then enumerates the IP bus by reading the ID prom of each installed IP module to discover the device type. If an IP module is recognized and the driver has been previously installed, it will be started and a Device Object will be created for each matching IP. If an IP module is not recognized, i.e. the contents of the ID prom do not appear on the list of IP module drivers in the IpCarriers.inf file, the IpGeneric driver will be used to communicate with that IP module.

A separate handle to the IP carrier and to each IP module can be obtained using CreateFile() calls. IO Control calls (IOCTLs) are used to configure the IP carrier and read the carriers status. The IP carrier driver is responsible for reading its user switch setting, operating the onboard LEDs, and a few other operations, but the IP carriers main function is to act as a PCI/PCIe⇔IP Bus bridge device providing resources for the installed IP modules. These modules operate independently through their own file handles. See the appropriate IP driver documentation for information on the capabilities of a particular IP module.

#### Notes

This document will provide information about all calls made to the driver(s), and how the driver(s) interact with the device(s) for each of these calls. For more detailed information on the hardware implementation, refer to the user manual for the specific carrier you are using.

The following terms will be used throughout this document as placeholders for a specific IP carrier driver name.

CARRIERNAME: PC104PIP, CPCI2IP, CPCI4IP, PCI3IP, PC104P4IP, PCI5IP or PCIECAR.

*CarrierName:* Pc104plp cPci2lp, Pci3lp, cPci4lp, Pc104p4lp, Pci5lp or PcieCar.

The PcieCar driver controls multiple PCIe based IP carriers. Currently this includes PCIe3IP and PCIe5IP.



#### **Driver Installation**

There are several files provided in the driver package. These files include Pci3lp.sys, Pci5lp.sys, cPci2lp.sys, cPci4lp.sys, Pc104plp.sys, Pc104p4lp.sys, PcieCar.sys, Pci3lpPublic.h, Pci5lpPublic.h, cPci2lpPublic.h, cPci4lpPublic.h, Pc104p4lpPublic.h, Pc104p4lpPublic.h, PcieCarPublic.h, lpPublic.h, WdfCoInstaller01009.dll, lpCarriers.inf and lpCarriers.cat. The [*CarrierName*]Public.h files are £qheader files that define the Application Program Interfaces (API) to the drivers. These files are required at compile time by any application that wishes to interface with the drivers, but are not needed for driver installation.

#### Note

Several IP carrier drivers are included in the driver package. Since they were all signed together, they must all be present at installation to validate the digital signature.

#### Windows 7 Installation

Copy IpCarriers.inf, IpCarriers.cat, WdfCoInstaller01009.dll, and all the IP carrier driver files (\*.sys) to a removable memory device, or other accessible location as preferred.

With one or more of the supported IP carriers installed, power-on the host computer.

- Open the *Device Manager* from the control panel.
- Under *Other devices* there should be a *PCI Bridge Other* or *PCI to NUBUS Bridge* device\*.
- Right-click on the *PCI Bridge Other* or *PCI to NUBUS Bridge* device and select *Update Driver Software*.
- Insert the removable memory device prepared above if necessary.
- Select Browse my computer for driver software.
- Select *Browse* and navigate to the location where the appropriate files are stored.
- Select Next. The CarrierName device driver should now be installed.
- Select *Close* to close the update window.

The Device Manager should now display the carrier slots that contain valid IP modules.

- Right-click on each IP slot icon, select **Update Driver Software** and proceed as above for each IP module as necessary.
- \* If neither of these devices is displayed, click on the **Scan for hardware changes** icon on the tool-bar or select it in the Action menu.



#### **Driver Startup**

Once the driver has been installed it will start automatically when the system recognizes the hardware.

A handle can be opened to a specific board by using the CreateFile() function call and passing in the device name obtained from the system.

The interface to the device is identified using a globally unique identifier (GUID), which is defined in *CarrierName*Public.h.

The *main.c* file provided with the user test software is designed to work with our test menu and includes user interaction steps to allow the user to select which board is being tested in a multiple board environment. The integrator can hardcode for single board systems or use an automatic loop to operate in multiple board systems without requiring user interaction. For multiple user systems it is suggested that the board number is associated with the user switch setting so the calls can be associated with a specific physical device.



### **IO Controls**

The drivers use IO Control calls (IOCTLs) to configure their devices. IOCTLs refer to a single Device Object, which controls a single module. IOCTLs are called using the Win32 function DeviceloControl() (see below), and passing in the handle to the device opened with CreateFile() (see above). IOCTLs generally have input parameters, output parameters, or both. Often a custom structure is used.

```
BOOL DeviceIoControl(
```

| HANDLE       | hDevice,         | 11 | Handle opened with CreateFile()          |
|--------------|------------------|----|------------------------------------------|
| DWORD        | dwIoControlCode, | 11 | Control code defined in API header file  |
| LPVOID       | lpInBuffer,      | 11 | Pointer to input parameter               |
| DWORD        | nInBufferSize,   | 11 | Size of input parameter                  |
| LPVOID       | lpOutBuffer,     | 11 | Pointer to output parameter              |
| DWORD        | nOutBufferSize,  | 11 | Size of output parameter                 |
| LPDWORD      | lpBytesReturned, | 11 | Pointer to return length parameter       |
| LPOVERLAPPED | lpOverlapped,    | 11 | Optional pointer to overlapped structure |
| );           |                  | // | used for asynchronous I/O                |

#### The IOCTLs defined in the IP carrier drivers are described below:

#### IOCTL\_CARRIERNAME\_GET\_INFO

*Function:* Returns the Driver and Firmware revisions, Switch value, Instance number and number of IP slots supported.

#### Input: None

Output: DRIVER\_CARRIER\_DEVICE\_INFO structure

**Notes:** Switch value is the configuration of the onboard dipswitch that has been selected by the user (see the board silk screen for bit position and polarity). The Firmware revision is a 16-bit value; the upper 8 bits are the CPLD revision and the lower 8 bits are the FPGA revision. This field is currently only valid for the PcieCar driver. See the definition of DRIVER\_CARRIER\_DEVICE\_INFO below.

```
// Driver revision and instance/slot information
typedef struct _DRIVER_CARRIER_DEVICE_INFO {
   USHORT DriverRev;
   USHORT FirmwareRev;
   USHORT InstanceNum;
   UCHAR SwitchValue;
   UCHAR NumIpSlots;
} DRIVER_CARRIER_DEVICE_INFO, *PDRIVER_CARRIER_DEVICE_INFO;
```

#### IOCTL\_CARRIERNAME\_GET\_SW\_ID

*Function:* Returns the user switch value.

Input: None

Output: Eight-bit switch value (unsigned character)

*Notes:* The value returned is the user-selected configuration of the 8-bit onboard dipswitch. See the board silk screen for bit position and polarity.



#### IOCTL\_CARRIERNAME\_SET\_CONFIG

*Function:* Specifies various control parameters for the IP carrier.

*Input:* CARRIERNAME\_CONFIG structure

Output: None

**Notes:** Specifies the LED configuration and other controls. The configuration parameters for the PcieCar driver are different than the other IP carrier drivers and include interrupt aggregation and de-assert characteristics, LED source and user. See the definition of LED\_MUX, PCIECAR\_CONFIG and CARRIERNAME\_CONFIG below.

| // LED source selector                                                                                  |
|---------------------------------------------------------------------------------------------------------|
| typedef enum _LED_MUX {                                                                                 |
| $BD_STAT = 0 \times 0,$                                                                                 |
| $USR\_LED = 0x1,$<br>$USR\_SW = 0x2,$                                                                   |
| $USR_SW = 0x2,$                                                                                         |
| $FLSH_SW = 0x3,$                                                                                        |
| $IPO \overline{STAT} = 0 \times 4,$                                                                     |
| $IP1\_STAT = 0x5,$<br>$IP2\_STAT = 0x6,$                                                                |
| $1P2\_STAT = 0x6,$                                                                                      |
| RESERVED = $0 \times 7$ ,                                                                               |
| $PST_HD_CRDT = 0x8,$                                                                                    |
| NPST_HD_CRDT = $0 \times 9$ ,                                                                           |
| CPLT HD CRDT = 0xA,                                                                                     |
| $PST_DT_CRDT = 0xB,$                                                                                    |
| NPST_DT_CRDT = 0xC,                                                                                     |
| CPLT DT CRDT = 0 xD,                                                                                    |
| $SCRATCH_0 = 0 \times E$ ,                                                                              |
| $SCRATCH_1 = 0 \times F$                                                                                |
| } LED_MUX, *PLED_MUX;                                                                                   |
| // DeisGen Genetien Genetien                                                                            |
| // PcieCar Carrier Configuration                                                                        |
| typedef struct _PCIECAR_CONFIG {                                                                        |
| UCHAR UserLed;                                                                                          |
| LED_MUX LedSrc;                                                                                         |
| BOOLEAN IntAgEn; // Interrupt aggregation timer enable<br>UCHAR AgTimer; // Interrupt aggregation timer |
| UCHAR Agrimer; // Interrupt aggregation timer<br>UCHAR IntDasTme; // Interrupt de-assert time           |
|                                                                                                         |
| <pre>} PCIECAR_CONFIG, *PPCIECAR_CONFIG;</pre>                                                          |
| // CARRIERNAME Configuration                                                                            |
| typedef struct CARRIERNAME CONFIG {                                                                     |
| UCHAR UserLed; // Configuration of the eight user L                                                     |
| BOOLEAN BUSErrIntEn: // Enable the bus error timeout inte                                               |

UCHAR UserLed; // Configuration of the eight user LEDs BOOLEAN BusErrIntEn; // Enable the bus error timeout interrupt BOOLEAN BusErrStatClr; // Write clears the interrupt latch/status } CARRIERNAME CONFIG, \*PCARRIERNAME CONFIG;

#### IOCTL\_CARRIERNAME\_GET\_CONFIG

*Function:* Returns the fields set in the previous call. *Input:* None *Output:* CARRIERNAME\_CONFIG structure *Notes:* See the definitions of LED\_MUX, PCIECAR\_CONFIG and CARRIERNAME\_CONFIG above.



#### IOCTL\_CARRIERNAME\_GET\_INT\_STATUS

*Function:* Returns the IP interrupt status register value and clears the bits that were read. *Input:* None

**Output:** Value of the IP module interrupt status register (unsigned long integer) **Notes:** PcieCar: See the status bit definitions below. A bit will be cleared by this call only if it was set when the register was read. This prevents the possibility of missing an interrupt condition that occurs after the register has been read but before the latched bits are cleared.

| // PcieCar IP interrupt statu           | s defines  |    |                               |
|-----------------------------------------|------------|----|-------------------------------|
| #define INTERRUPT IP0 IREQ0             | 0x00000001 | 11 | Interrupt 0 from IP 0         |
| #define INTERRUPT IPO IREQ1             | 0x00000002 |    | Interrupt 1 from IP 0         |
| #define INTERRUPT IPO BUSERR            | 0x00000004 |    | Bus error interrupt from IP 0 |
| #define INTERRUPT IP0 FORCE             | 0x00000008 |    | Force interrupt from IP 0     |
| #define INTERRUPT IP1 IREO0             | 0x00000010 | 11 | -                             |
| #define INTERRUPT IP1 IREQ1             | 0x00000020 | 11 | -                             |
| #define INTERRUPT IP1 BUSERR            | 0x00000040 |    | Bus error interrupt from IP 1 |
| #define INTERRUPT IP1 FORCE             | 0x0000080  |    | Force interrupt from IP 1     |
| #define INTERRUPT IP2 IREQ0             | 0x00000100 |    | Interrupt 0 from IP 2         |
| #define INTERRUPT IP2 IREQ1             | 0x00000200 | 11 | -                             |
| #define INTERRUPT IP2 BUSERR            | 0x00000400 | 11 | ÷                             |
| #define INTERRUPT IP2 FORCE             | 0x00000800 | 11 | Force interrupt from IP 2     |
| <pre>#define INTERRUPT IP3 IREQ0</pre>  | 0x00001000 |    | Interrupt 0 from IP 3         |
| <pre>#define INTERRUPT IP3 IREQ1</pre>  | 0x00002000 | 11 | -                             |
| <pre>#define INTERRUPT IP3 BUSERR</pre> | 0x00004000 | 11 | Bus error interrupt from IP 3 |
| <pre>#define INTERRUPT IP3 FORCE</pre>  | 0x00008000 | 11 | Force interrupt from IP 3     |
| <pre>#define INTERRUPT IP4 IREQ0</pre>  | 0x00010000 | 11 | Interrupt 0 from IP 4         |
| <pre>#define INTERRUPT IP4 IREQ1</pre>  | 0x00020000 |    | Interrupt 1 from IP 4         |
| <pre>#define INTERRUPT IP4 BUSERR</pre> | 0x00040000 | 11 | Bus error interrupt from IP 4 |
| <pre>#define INTERRUPT IP4 FORCE</pre>  | 0x00080000 | 11 | Force interrupt from IP 4     |
| <pre>#define INTERRUPT IP5 IREQ0</pre>  | 0x00100000 | 11 | Interrupt 0 from IP 5         |
| <pre>#define INTERRUPT IP5 IREQ1</pre>  | 0x00200000 | 11 | Interrupt 1 from IP 5         |
| <pre>#define INTERRUPT IP5 BUSERR</pre> | 0x00400000 | 11 | Bus error interrupt from IP 5 |
| <pre>#define INTERRUPT IP5 FORCE</pre>  | 0x00800000 | 11 | Force interrupt from IP 5     |
| <pre>#define INTERRUPT_IP6_IREQ0</pre>  | 0x01000000 | 11 | Interrupt 0 from IP 6         |
| <pre>#define INTERRUPT IP6 IREQ1</pre>  | 0x02000000 | 11 | Interrupt 1 from IP 6         |
| <pre>#define INTERRUPT_IP6_BUSERR</pre> | 0x04000000 | 11 | Bus error interrupt from IP 6 |
| <pre>#define INTERRUPT_IP6_FORCE</pre>  | 0x08000000 | 11 | Force interrupt from IP 6     |
| <pre>#define INTERRUPT_IP7_IREQ0</pre>  | 0x1000000  | // | Interrupt 0 from IP 7         |
| <pre>#define INTERRUPT_IP7_IREQ1</pre>  | 0x20000000 | // |                               |
| <pre>#define INTERRUPT_IP7_BUSERR</pre> | 0x4000000  | // |                               |
| #define INTERRUPT_IP7_FORCE             | 0x80000000 | // | Force interrupt from IP 7     |



*CarrierName:* The status bits of the other carriers are not latched. The status bits of the following carriers are all subsets of the status bits of the Pci5lp shown below. The bit masks for each of carriers show the valid bits for each carrier.

| // Pci5Ip, Pc104p4Ip, cPci4Ip            | o, cPci2Ip, | Pc104pIp IP interrupt status defines         |
|------------------------------------------|-------------|----------------------------------------------|
| #define INTERRUPT MASKED A0              | 0x00000001  | // Masked interrupt 0 from IP A              |
| <pre>#define INTERRUPT MASKED A1</pre>   | 0x0000002   | // Masked interrupt 1 from IP A              |
| <pre>#define INTERRUPT MASKED B0</pre>   | 0x00000004  | // Masked interrupt 0 from IP B              |
| <pre>#define INTERRUPT MASKED B1</pre>   | 0x0000008   | // Masked interrupt 1 from IP B              |
| <pre>#define INTERRUPT MASKED C0</pre>   | 0x00000010  | // Masked interrupt 0 from IP C              |
| <pre>#define INTERRUPT MASKED C1</pre>   | 0x00000020  | // Masked interrupt 1 from IP C              |
| <pre>#define INTERRUPT MASKED D0</pre>   | 0x00000040  | // Masked interrupt 0 from IP D              |
| <pre>#define INTERRUPT MASKED D1</pre>   | 0x0000080   | // Masked interrupt 1 from IP D              |
| <pre>#define INTERRUPT MASKED E0</pre>   | 0x00000100  | // Masked interrupt 0 from IP E              |
| <pre>#define INTERRUPT MASKED E1</pre>   | 0x00000200  | // Masked interrupt 1 from IP E              |
| #define INTERRUPT N                      | 0x00000400  | // from any IP, bus error, or force          |
| <pre>#define INTERRUPT UNMASKED A0</pre> | 0x00001000  | // Unmasked interrupt 0 from IP A            |
| <pre>#define INTERRUPT UNMASKED A1</pre> | 0x00002000  | // Unmasked interrupt 1 from IP A            |
| <pre>#define INTERRUPT_UNMASKED_B0</pre> | 0x00004000  | // Unmasked interrupt 0 from IP B            |
| <pre>#define INTERRUPT UNMASKED B1</pre> | 0x00008000  | // Unmasked interrupt 1 from IP B            |
| <pre>#define INTERRUPT_UNMASKED_C0</pre> | 0x00010000  | // Unmasked interrupt 0 from IP C            |
| <pre>#define INTERRUPT_UNMASKED_C1</pre> | 0x00020000  | // Unmasked interrupt 1 from IP C            |
| <pre>#define INTERRUPT_UNMASKED_D0</pre> | 0x00040000  | // Unmasked interrupt 0 from IP D            |
| <pre>#define INTERRUPT_UNMASKED_D1</pre> | 0x00080000  | // Unmasked interrupt 1 from IP D            |
| <pre>#define INTERRUPT_UNMASKED_E0</pre> | 0x00100000  | // Unmasked interrupt 0 from IP E            |
| <pre>#define INTERRUPT UNMASKED E1</pre> | 0x00200000  | // Unmasked interrupt 1 from IP E            |
| #define INTERRUPT BUS ERROR              | 0x00400000  | <pre>// Bus error 1=occurred, 0=none</pre>   |
|                                          |             |                                              |
| <pre>#define INTERRUPT_STATUS_MASK</pre> |             | <pre>// Pci5Ip valid interrupt bits</pre>    |
| <pre>#define INTERRUPT_STATUS_MASK</pre> |             | <pre>// Pc104p4Ip valid interrupt bits</pre> |
| <pre>#define INTERRUPT STATUS MASK</pre> | 0x004FF4FF  | <pre>// cPci4Ip valid interrupt bits</pre>   |
| <pre>#define INTERRUPT STATUS MASK</pre> | 0x0040F40F  | // cPci2Ip valid interrupt bits              |
| <pre>#define INTERRUPT_STATUS_MASK</pre> | 0x0040C40C  | <pre>// Pc104pIp valid interrupt bits</pre>  |

Pci3lp: The status bits for the Pci3lp are shown below.

|                                          | 1.61       |                                                |
|------------------------------------------|------------|------------------------------------------------|
| // Pci3Ip IP interrupt status            | defines    |                                                |
| <pre>#define INTERRUPT_MASKED_A0</pre>   | 0x00000001 | // Masked interrupt 0 from IP A                |
| <pre>#define INTERRUPT MASKED A1</pre>   | 0x0000002  | // Masked interrupt 1 from IP A                |
| <pre>#define INTERRUPT MASKED B0</pre>   | 0x0000004  | // Masked interrupt 0 from IP B                |
| <pre>#define INTERRUPT MASKED B1</pre>   | 0x0000008  | // Masked interrupt 1 from IP B                |
| <pre>#define INTERRUPT MASKED C0</pre>   | 0x00000010 | // Masked interrupt 0 from IP C                |
| <pre>#define INTERRUPT MASKED C1</pre>   | 0x00000020 | // Masked interrupt 1 from IP C                |
| #define INTERRUPT FORCE                  | 0x00000040 | // Forced interrupt active                     |
| #define INTERRUPT N                      | 0x0000080  | <pre>// from any IP, bus error, or force</pre> |
| <pre>#define INTERRUPT UNMASKED A0</pre> | 0x00000100 | // Unmasked interrupt 0 from IP A              |
| <pre>#define INTERRUPT UNMASKED A1</pre> | 0x00000200 | // Unmasked interrupt 1 from IP A              |
| <pre>#define INTERRUPT UNMASKED A</pre>  | 0x00000300 | // Unmasked interrupt 0, 1 from IP A           |
| <pre>#define INTERRUPT UNMASKED B0</pre> | 0x00000400 | // Unmasked interrupt 0 from IP B              |
| <pre>#define INTERRUPT UNMASKED B1</pre> | 0x00000800 | // Unmasked interrupt 1 from IP B              |
| <pre>#define INTERRUPT UNMASKED B</pre>  | 0x00000C00 | // Unmasked interrupt 0, 1 from IP B           |
| <pre>#define INTERRUPT UNMASKED C0</pre> | 0x00001000 | // Unmasked interrupt 0 from IP C              |
| <pre>#define INTERRUPT UNMASKED C1</pre> | 0x00002000 | // Unmasked interrupt 1 from IP C              |
| <pre>#define INTERRUPT UNMASKED C</pre>  | 0x00003000 | // Unmasked interrupt 0, 1 from IP C           |
| #define INTERRUPT BUS ERROR              | 0x00004000 | // Bus error 1=occurred, 0=none                |



#define INTERRUPT\_STATUS\_MASK 0x00007FFF // Pci3Ip valid interrupt bits



#### IOCTL\_CARRIERNAME\_REGISTER\_EVENT

*Function:* Registers an event to be signaled when an interrupt occurs.

*Input:* Handle to the Event object

Output: None

**Notes:** The caller creates an event with CreateEvent() and supplies the handle returned from that call as the input to this IOCTL. The driver then obtains a system pointer to the event and signals the event when an interrupt is serviced. The useros interrupt service routine waits on this event, allowing it to respond to the interrupt.

#### IOCTL\_CARRIERNAME\_FORCE\_INTERRUPT

*Function:* Causes a system interrupt to occur.

Input: None

Output: None

*Notes:* Causes an interrupt to be asserted on the PCI bus as long as the channel master interrupt is enabled. This IOCTL is used for development, to test interrupt processing.

#### IOCTL\_CARRIERNAME\_READ\_ID\_PROM

*Function:* Returns the contents of the IP ID prom for a particular slot. *Input:* IP slot [A - H] (WCHAR)

**Output:** ID PROM contents for specified slot (ID\_DATA structure)

**Notes:** Returns the contents of the requested IP ID prom. The slot [A . H] is passed into this call as a Unicode character and the ID\_DATA structure is returned. This structure contains two Boolean fields that indicate if the IP prom is valid (IP signature detected) and if it is capable of 32 MHz operation. It also contains a 12-element array of unsigned characters that contains the ID prom contents, provided the prom was found to be valid. See the definition of ID\_DATA below.

#define PROM\_SZ 12 // ID Prom Size // ID Prom Data typedef struct \_ID\_DATA { BOOLEAN Valid; // True if IP signature found BOOLEAN Clk32; // True if IP is 32 MHz capable UCHAR Data[PROM\_SZ]; // Prom contents } ID DATA, \*PID DATA;

#### IOCTL\_CARRIERNAME\_RESET\_ALL\_IPS

*Function:* Resets all the IP slots.

Input: None

Output: None

*Notes:* Resets all IP slots by setting and then clearing the reset\_ip bit in each slot control register.



#### IOCTL\_CARRIERNAME\_IDENTIFY

*Function:* Flashes all user LEDs three times.

Input: None

Output: None

**Notes:** This call can be used when more than one IP carrier is installed in a chassis and it is desired to identify the physical location of a particular IP carrier.

#### IOCTL\_CARRIERNAME\_REINIT\_IPS

*Function:* Re-enumerate all the IPs on the carrier.

Input: None

Output: None

**Notes:** All handles referencing any of the IP modules on the carrier must be closed before this call is made in order for the child device object to be updated. This call should be made after the IOCTL\_CARRIERNAME\_RESET\_ALL\_IPS call is made in order to properly initialize the device registers and stored driver values.

#### IOCTL\_CARRIERNAME\_GET\_ISR\_STATUS

*Function:* Returns the interrupt status that was read in the ISR from the last interrupt. *Input:* None

Output: Interrupt status value (unsigned long integer)

**Notes:** Returns the status that was read in the driver Interrupt Service Routine while servicing the last interrupt. This call allows the user to see which interrupt conditions were active when the last interrupt was serviced. See the status bit definitions listed after the description of the IOCTL\_CARRIERNAME\_GET\_INT\_STATUS call.



### Warranty and Repair

Please refer to the warranty page on our website for the current warranty offered and options. <u>http://www.dyneng.com/warranty.html</u>

#### **Service Policy**

Before returning a product for repair, verify as well as possible that the driver is at fault. The driver has gone through extensive testing and in most cases it will be a &ockpit error+rather than an error with the driver. When you are sure or at least willing to pay to have someone help then call the Customer Service Department and arrange to speak with an engineer. We will work with you to determine the cause of the issue. If the issue is one of a defective driver we will correct the problem and provide an updated module(s) to you [no cost]. If the issue is of the customer making [anything that is not the driver] the engineering time will be invoiced to the customer. Pre-approval may be required in some cases depending on the customer invoicing policy.

#### Support

The software described in this manual is provided at no cost to clients who have purchased the corresponding hardware. Minimal support is included along with the documentation. For help with integration into your project please contact <u>sales@dyneng.com</u> for a support contract. Several options are available. With a contract in place Dynamic Engineers can help with system debugging, special software development, or whatever you need to get going.

#### For Service Contact:

Customer Service Department Dynamic Engineering 150 DuBois, Suite C Santa Cruz, CA 95060 (831) 457-8891 (831) 457-4793 fax support@dyneng.com

All information provided is Copyright Dynamic Engineering

